Architetture dei Sistemi di Elaborazione 02GOLOV [A-L] Laboratory

4

# Delivery date: Wednesday, November 20, 2019

Expected delivery of lab\_04.zip must include:

- this document compiled possibly in pdf format.

1) Introducing gem5

gem5 is freely available at: http://gem5.org/

the laboratory version uses the ALPHA CPU model previously compiled and placed at:

```
/opt/gem5/
```

#### the ALPHA compilation chain is available at:

```
/opt/alphaev67-unknown-linux-gnu/bin/
```

a. Write a hello world C program (hello.c). Then compile the program, using the ALPHA compiler, by running this command:

## b. Simulate the program

```
~/my_gem5Dir$ /opt/gem5/build/ALPHA/gem5.opt /opt/gem5/configs/example/se.py -c hello
```

In this simulation, gem5 uses *AtomicSimpleCPU* by default.

#### c. Check the results

your simulation output should be similar than the one provided in the following:

```
~/my gem5Dir$ /opt/gem5/build/ALPHA/gem5.opt /opt/gem5/configs/example/se.py -c hello
gem5 Simulator System. http://gem5.org
gem5 is copyrighted software; use the --copyright option for details.
gem5 compiled Sep 20 2017 12:34:54
gem5 started Jan 19 2018 10:57:58
gem5 executing on this pc, pid 5477
command line: /opt/gem5/build/ALPHA/gem5.opt /opt/gem5/configs/example/se.py -c hello
Global frequency set at 100000000000 ticks per second
warn: DRAM device capacity (8192 Mbytes) does not match the address range assigned
(512 Mbytes)
0: system.remote gdb.listener: listening for remote gdb #0 on port 7000
warn: ClockedObject: More than one power state change request encountered within the
same simulation tick
**** REAL SIMULATION ****
info: Entering event queue @ 0. Starting simulation...
info: Increasing stack size by one page.
Exiting @ tick 2623000 because target called exit()
```

## •Check the output folder

in your working directory, gem5 creates an output folder (m5out), and saves there 3 files: config.ini, config.json, and stats.txt. In the following, some extracts of the produced files are reported.

#### •Statistics (stats.txt)

```
------ Begin Simulation Statistics ------
sim_seconds 0.000003 # Number of seconds simulated
sim_ticks 2623000 # Number of ticks simulated
final_tick 2623000 # Number of ticks from beginning of simulation
```

```
100000000000 # Frequency of simulated ticks
sim freq
host_inst_rate 1128003  # Simulator instruction rate (inst/s)
host_op_rate 1124782  # Simulator op (including micro ops) rate(op/s)
host_tick_rate 564081291  # Simulator tick_rate (ticks/s)
host_mem_usage 640392  # Number of bytes of host memory used
host_inst_tot
host_op_rate
host_tick_rate
                                                   # Real time elapsed on the host
                                       0.00
host seconds
sim insts
                                       5217
                                                   # Number of instructions simulated
                                       5217
                                                    # Number of ops (including micro ops) simulated
sim_ops
. . . . . . . . . . . . . . .
system.cpu_clk_domain.clock 500
                                                      # Clock period in ticks
```

## •Configuration file (config.ini)

```
[system.cpu]
type=AtomicSimpleCPU
children=dtb interrupts isa itb tracer workload
branchPred=Null
checker=Null
clk domain=system.cpu clk domain
cpu_id=0
default_p_state=UNDEFINED
do checkpoint insts=true
do quiesce=true
do statistics insts=true
dtb=system.cpu.dtb
eventq index=0
fastmem=false
function trace=false
```

## 2) Simulate the same program using different CPU models.

## Help command:

```
~/my gem5Dir$ /opt/gem5/build/ALPHA/gem5.opt /opt/gem5/configs/example/se.py -h
```

### List the CPU available models:

```
~/my_gem5Dir$ /opt/gem5/build/ALPHA/gem5.opt /opt/gem5/configs/example/se.py --list-cpu-types
```

#### a. TimingSimpleCPU simple CPU that includes an initial memory model interaction

```
\label{lem:configs} $$ \sim \proon_{gem5} \pr
```

### b. *MinorCPU* the CPU is based on an in order pipeline including caches

```
$\sim \mbox{my\_gem5Dir$} /\mbox{opt/gem5/build/ALPHA/gem5.opt} /\mbox{opt/gem5/configs/example/se.py} --\mbox{cpu-type=MinorCPU} --\mbox{caches -c hello}
```

#### c. *DerivO3CPU* is a superscalar processor

```
\label{lem5} $$ \sim \mbox{my\_gem5Dir$} / \mbox{opt/gem5/build/ALPHA/gem5.opt} / \mbox{opt/gem5/configs/example/se.py} -- \mbox{cpu-type=DerivO3CPU} -- \mbox{caches} -c \mbox{hello}
```

#### Create a table gathering for every simulated CPU the following information:

- Ticks
- Number of instructions simulated
- Number of CPU Clock Cycles
  - Number of CPU clock cycles = Number of ticks / CPU Clock period in ticks (usually 500)
- Clock Cycles per Instruction (CPI)

- CPI = CPU Clock Cycles / instructions simulated
- Number of instructions committed
- Host time in seconds
- Number of instructions Fetch Unit has encountered (this should be gathered for the out-of-order processor only).

TABLE1: Hello program behavior on different CPU models

| СРИ                                    |                 |                 |          |             |
|----------------------------------------|-----------------|-----------------|----------|-------------|
| Parameters                             | AtomicSimpleCPU | TimingSimpleCPU | MinorCPU | DeriveO3CPU |
| Ticks                                  | 2719000         | 392746000       | 34450500 | 19787000    |
| CPU clock domain                       | 500             | 500             | 500      | 500         |
| Clock Cycles                           | 5438            | 785492          | 68901    | 39574       |
| Instructions simulated                 | 5405            | 5405            | 5418     | 5206        |
| CPI                                    | 1               | 145             | 13       | 8           |
| Committed instructions                 | 5405            | 5405            | 5418     | 5206        |
| Host seconds                           | 0.01            | 0.05            | 0.07     | 0.09        |
| Instructions encountered by Fetch Unit | 5439            | 5440            | 2418     | 2040        |

- 3) Download the test programs related to the automotive sector available in MiBench: basicmath, bitcount, qsort, and susan. These programs are freely available at http://vhosts.eecs.umich.edu/mibench/
  - a) Modify the program basicmath\_small, reducing the number of iterations and therefore the computational time (line 44):

```
/* Now solve some random equations */
for(al=1;al<5;al++) {
   for(bl=5;bl>0;bl--) {
     for(cl=5;cl<8;cl+=0.5) {
     for(dl=-1;dl>-3;dl--) {
        SolveCubic(al, bl, cl, dl, &solutions, x);
        printf("Solutions:");
        for(i=0;i<solutions;i++)
            printf(" %f",x[i]);
        printf("\n");
     }
     }
   }
}</pre>
```

b) compile the program <code>basicmath\_small</code> using the provided <code>Makefile</code> using the ALPHA compiler

hint:

 $gcc \rightarrow \$(CC)$ 

```
add a variable to the Makefile in order to use the ALPHA compiler:

CROSS_COMPILE = /opt/alphaev67-unknown-linux-gnu/bin/alphaev67-unknown-linux-gnu
CC=$(CROSS_COMPILE)-gcc

and substitute all the gcc occurrences with the new variable as follows:
```

- c) Simulate the program basicmath\_small and the default processor (*AtomicSimpleCPU*), saving the output results.
- d) Simulate the program using the gem5 different CPU models and collect the following information:
  - a) Number of instructions simulated
  - b) Number of CPU Clock Cycles
  - c) Clock Cycles per Instruction (CPI)
  - d) Number of instructions committed
  - e) Host time in seconds
  - f) Prediction ratio for Conditional Branches (Number of Incorrect Predicted Conditional Branches / Number of Predicted Conditional Branches)
  - g) BTB hits
  - h) Number of instructions Fetch Unit has encountered.

Parameters f, g and h should be gathered exclusively for the out-of-order processor.

TABLE2: basicmath small program behavior on different CPU models

| CPUs                   | r rg            |                 |            |                    |
|------------------------|-----------------|-----------------|------------|--------------------|
| Parameters             | AtomicSimpleCPU | TimingSimpleCPU | MinorCPU   | DerivO3CPU         |
| Ticks                  | 5170360000      | 7,11936E+11     | 9861432500 | 4277042500         |
| CPU clock domain       | 500             | 500             | 500        | 500                |
| Clock Cycles           | 10340720        | 1423871942      | 19722865   | 8554085            |
| Instructions simulated | 10340659        | 10340659        | 10340685   | 10139380           |
| CPI                    | 1               | 138             | 2          | 0,8                |
| Committed instructions | 10340659        | 10340659        | 10340685   | 10340658           |
| Host seconds           | 9.12            | 79.2            | 50.9       | 61.26              |
| Prediction ratio       | -               | -               | -          | 47445/1232318=0,04 |
| BTB hits               | -               | -               | -          | 1068082            |
| Instructions           |                 |                 |            |                    |
| encountered by Fetch   | -               | -               | -          | 1722114            |
| Unit                   |                 |                 |            |                    |